首页> 外文期刊>Journal of circuits, systems and computers >1 Gbit/s UDP/IP Offload Engine IP Core with PCIe Interface
【24h】

1 Gbit/s UDP/IP Offload Engine IP Core with PCIe Interface

机译:具有PCIe接口的1 Gbit / s UDP / IP卸载引擎IP内核

获取原文
获取原文并翻译 | 示例

摘要

A significant amount of processor power is required to handle packet processing in high speed data networks and taking it to the hardware helps processor to save its energy for other processes. In this study, an Offload Engine IP core that provides the hardware acceleration of UDP/IP protocol stack together with a few other network protocols is introduced. Furthermore, the IP core is equipped with PCI Express (PCIe) interface so as to communicate with applications running on a host PC. Consequently, a processor core deals with only the data processing, while the IP core takes care of the packet processing as per the protocol. The design and implementation of the IP core are verified and tested on an FPGA board; its area utilization and supported features are compared against several competitive designs from the literature. According to these results, the IP core is proved to be a useful one for those network applications that require a hardware-accelerated network protocol stack.
机译:在高速数据网络中处理数据包处理需要大量处理器能力,而将其带入硬件有助于处理器节省其能量以用于其他进程。在这项研究中,介绍了提供引擎加速UDP / IP协议栈以及一些其他网络协议的Offload Engine IP内核。此外,IP内核配备了PCI Express(PCIe)接口,以便与主机PC上运行的应用程序进行通信。因此,处理器内核仅处理数据处理,而IP内核则按照协议处理数据包处理。 IP内核的设计和实现在FPGA板上进行了验证和测试;将其面积利用率和支持的功能与文献中的几种竞争性设计进行了比较。根据这些结果,对于需要硬件加速的网络协议栈的网络应用,IP核被证明是有用的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号