首页> 外文期刊>Journal of Circuits, Systems, and Computers >Compact Hardware Implementations of MISTY1 Block Cipher
【24h】

Compact Hardware Implementations of MISTY1 Block Cipher

机译:MISTY1块密码的紧凑硬件实现

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes compact hardware implementations of 64-bit NESSIE proposed MISTY1 block cipher for area constrained and low power ASIC applications. The architectures comprise only one round MISTY1 block cipher algorithm having optimized FO/FI function by re-utilizing S9/S7 substitution functions. A focus is also made on efficient logic implementations of S9 and S7 substitution functions using common sub-expression elimination (CSE) and parallel AND/XOR gates hierarchy. The proposed architecture 1 generates extended key with independent FI function and is suitable for MISTY1 8-rounds implementation. On the other hand, the proposed architecture 2 uses a single FO/FI function for both MISTY1 round function as well as extended key generation and can be employed for MISTY1 n > 8 rounds. To analyze the performance and covered area for ASICs, Synopsys Design Complier, SMIC 0.18 degrees mu m @ 1.8V is used. The hardware constituted 3041 and 2331 NAND gates achieving throughput of 171 and 166 Mbps for 8 rounds implementation of architectures 1 and 2, respectively. Comprehensive analysis of proposed designs is covered in this paper.
机译:本文针对面积受限和低功耗ASIC应用,提出了64位NESSIE提出的MISTY1块密码的紧凑硬件实现。该架构仅包含一个通过重新利用S9 / S7替代函数而具有优化的FO / FI功能的圆形MISTY1块密码算法。还重点介绍了使用公共子表达式消除(CSE)和并行AND / XOR门层次结构的S9和S7替换函数的有效逻辑实现。所提出的架构1生成具有独立FI功能的扩展密钥,并且适合于MISTY1 8轮实施。另一方面,所提出的体系结构2对MISTY1回合功能以及扩展密钥生成使用单个FO / FI功能,并且可以用于MISTY1 n> 8回合。为了分析ASIC的性能和覆盖面积,使用了Synopsys Design Complier,SMIC 0.18度,μm@ 1.8V。硬件构成了3041和2331与非门,分别针对架构1和2的8轮实现实现了171和166 Mbps的吞吐量。本文涵盖了对建议设计的全面分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号