首页> 外文期刊>International Journal of Pattern Recognition and Artificial Intelligence >VLSI IMPLEMENTATION OF AN EFFICIENT ASIC ARCHITECTURE FOR REAL-TIME ROTATION OF DIGITAL IMAGES
【24h】

VLSI IMPLEMENTATION OF AN EFFICIENT ASIC ARCHITECTURE FOR REAL-TIME ROTATION OF DIGITAL IMAGES

机译:实时旋转数字图像的高效ASIC体系结构的VLSI实现

获取原文
获取原文并翻译 | 示例

摘要

This paper describes the design and the VLSI implementation of a novel architecture that performs image rotation in real time. In order to improve throughput, we divide an image-frame into a number of windows. The rotation of each window-center as well as the final displacement of individual pixels within a window is then calculated. A CORDIC-based scheme is used to compute the displacement of a pixel. Our architectural design is incorporated into a chip that has been laid out using VTI (VLSI Technology Inc.) tools obeying the 1.5 μm SCMOS design rules. The chip owes its high processing capability to a combination of pipelining and parallel-processing techniques. For a clock frequency greater than 10.6 MHz, we can perform the rotation of a 512 x 512 gray-level digital image at the rate of 30 frames per second. The chip utilizes around 35,000 transistors and has an estimated silicon area of 211 mils x 276 mils.
机译:本文介绍了一种实时执行图像旋转的新颖体系结构的设计和VLSI实现。为了提高吞吐量,我们将一个图像帧划分为多个窗口。然后计算每个窗口中心的旋转以及窗口内各个像素的最终位移。基于CORDIC的方案用于计算像素的位移。我们的架构设计被整合到使用VTI(VLSI Technology Inc.)工具按照1.5μmSCMOS设计规则进行布局的芯片中。该芯片的高处理能力归功于流水线技术和并行处理技术的结合。对于大于10.6 MHz的时钟频率,我们可以以每秒30帧的速率执行512 x 512灰度数字图像的旋转。该芯片使用约35,000个晶体管,估计硅面积为211密耳x 276密耳。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号