首页> 外文期刊>International Journal of Information Technology >VLSI implementation of residue number system based efficient digital signal processor architecture for wireless sensor nodes
【24h】

VLSI implementation of residue number system based efficient digital signal processor architecture for wireless sensor nodes

机译:基于残留数系统的VLSI实现基于无线传感器节点的高效数字信号处理器架构

获取原文
获取原文并翻译 | 示例
       

摘要

Residue number system (RNS) in computer arithmetic is an efficient parallel computation number system that employs forward conversion, residue arithmetic based arithmetic manipulation and reverses conversion, which all together increases the speed of computation in various digital signal processing applications. Nevertheless power requirement for the wireless sensor node is more important, hence this work focuses on the design and implementation of power efficient RNS based digital signal processor architecture using folded tree based parallel prefix adder by employing Chinese Remainder Theorem-I.
机译:计算机算术中的残数系统(RNS)是一种有效的并行计算数系统,该系统采用前向转换,基于残差算术的算术运算和反向转换,它们一起提高了各种数字信号处理应用程序中的计算速度。然而,无线传感器节点的功率需求更为重要,因此,本工作着重于利用中国剩余定理-I,利用基于折叠树的并行前缀加法器来设计和实现基于功率高效RNS的数字信号处理器架构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号