...
首页> 外文期刊>International journal of parallel programming >An Area Efficient and Low Power Consumption of Run Time Digital System Based on Dynamic Partial Reconfiguration
【24h】

An Area Efficient and Low Power Consumption of Run Time Digital System Based on Dynamic Partial Reconfiguration

机译:基于动态部分重新配置的运行时数字系统的区域高效且低功耗

获取原文
获取原文并翻译 | 示例
           

摘要

Digital signal processing besides multimedia applications needs plenty of data, real-time processing capacity, and high computational power. Thus, adaptable architectures with run-time reconfiguration abilities have gotten expanded consideration. Basically, Reconfiguration computing is going towards advancing the application adaptability at runtime. A reconfigurable structure can be attained by working up the strategy aimed at configuring an array of programmable logic reprogramming. Field Programmable Gate Arrays (FPGAs) is made with the intention of reconfiguring the array system with interconnects as well as the configuration of logic blocks. To implement a high-performance FPGA device and also to enhance, the given paper proposes a proficient design strategy. The proposed strategy count upon the employment of dynamic partial reconfiguration (DPR) to drive from one mode then onto the next utilizing time-multiplexing on the same chip region. Furthermore, reconfigure modules to spare considerable area and enable the low-cost FPGAs usage. In the given work, reconfigurations of the modules accompanied by the memory are finished. The DPR is implemented betwixt these modes to shift from one mode then onto the next. The proposed method helps in diverse applications with various demands and also attains high performance, power consumption together with throughput. The proposed work gives improved performance with fewer powers and less area utilization which is illustrated by the Experimental outcomes.
机译:除了多媒体应用之外的数字信号处理需要大量数据,实时处理能力和高计算能力。因此,具有运行时间重新配置能力的适应性架构已经得到扩展考虑。基本上,重新配置计算正在朝着运行时推进应用程序适应性。可以通过致力于构成可编程逻辑重新编程数组的策略来实现可重构结构。现场可编程门阵列(FPGA)是为了与互连和逻辑块的配置重新配置阵列系统的意图。为了实现高性能FPGA器件,还提升,给定的论文提出了熟练的设计策略。所提出的策略计数在动态部分重新配置(DPR)的工作中,从一个模式驱动,然后在相同的芯片区域上使用时间复用。此外,重新配置模块以备用相当大的区域并实现低成本的FPGA使用。在给定的工作中,完成了内存伴随的模块的重新配置。 DPR在这些模式之间实现以从一个模式偏移到下一个模式。该方法有助于各种需求的多样化应用,也有高性能,功耗以及吞吐量。拟议的工作提供了改进的性能,具有更少的功率和更少的区域利用,通过实验结果说明。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号