首页> 外文会议>International Symposium on Wireless Communication Systems >Dynamic and partial reconfiguration power consumption runtime measurements analysis for ZYNQ SoC devices
【24h】

Dynamic and partial reconfiguration power consumption runtime measurements analysis for ZYNQ SoC devices

机译:ZYNQ SoC设备的动态和部分重新配置功耗运行时测量分析

获取原文

摘要

Field Programmable Gate Array (FPGA) architectures, such as Xilinx's Virtex-4 up to 7 series, have enabled partial and dynamic run-time self-reconfiguration for a long time. This feature enables the substitution of parts of a hardware design implemented on this re-configurable hardware, and therefore makes it possible for a system to adapt to the actual demands of applications. Dynamic Partial Reconfiguration (DPR) is an interesting technique that permits to share a part of the FPGA between different dedicated functions or hardware accelerators. Many domains may benefit from this technique including the Internet of Things (IoT), automotive industry, etc. However, many parameters, such as reconfiguration overhead, idle power consumption and performance trade-off, must be considered. In this paper, we provide a precise estimation of the power consumption when the DPR process is running in order to evaluate its influence on the performance of the global design. For this purpose, a Software/Hardware (SW/HW) system was implemented and the results were extracted in real-time using Zynq System on Chip SoC devices.
机译:诸如Xilinx的Virtex-4直至7系列之类的现场可编程门阵列(FPGA)架构已在很长一段时间内实现了部分和动态运行时自重配置。此功能可以替换在此可重新配置的硬件上实现的硬件设计的各个部分,因此使系统有可能适应应用程序的实际需求。动态部分重配置(DPR)是一种有趣的技术,它允许在不同的专用功能或硬件加速器之间共享FPGA的一部分。许多领域都可以从该技术中受益,包括物联网(IoT),汽车行业等。但是,必须考虑许多参数,例如重新配置开销,空闲功耗和性能折衷。在本文中,我们提供了DPR流程运行时的功耗的精确估算,以评估其对整体设计性能的影响。为此目的,实施了软件/硬件(SW / HW)系统,并使用Zynq片上SoC器件实时提取了结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号