首页> 外文期刊>International journal of parallel programming >Performance Advantage of Reconfigurable Cache Design on Multicore Processor Systems
【24h】

Performance Advantage of Reconfigurable Cache Design on Multicore Processor Systems

机译:多核处理器系统上可重新配置的缓存设计的性能优势

获取原文
获取原文并翻译 | 示例

摘要

With the trends of microprocessor design towards multicore, cache performance becomes more important because an off-chip access would be increasingly expensive due to the competition across the processor cores. A question arises: How to design the cache architecture to prevent a performance bottleneck caused by data accesses? This work studies a reconfigurable cache architecture that can be dynamically configured for meeting the individual demand of running applications. Using a self-developed cache simulator, we first examined how different cache organization and configuration influence the parallel execution of OpenMP applications. The experimental results show that applications benefit from a flexible cache with recon-figurability. This motivated us to go a step further and develop a hardware prototype of this novel architecture.
机译:随着微处理器设计向多核发展的趋势,缓存性能变得越来越重要,因为由于处理器内核之间的竞争,片外访问将变得越来越昂贵。出现一个问题:如何设计缓存体系结构以防止数据访问引起的性能瓶颈?这项工作研究了一种可重新配置的缓存体系结构,该体系结构可以动态配置以满足运行应用程序的个别需求。我们使用自行开发的缓存模拟器,首先检查了不同的缓存组织和配置如何影响OpenMP应用程序的并行执行。实验结果表明,应用程序受益于具有可重构性的灵活缓存。这激励了我们进一步发展这种新颖架构的硬件原型。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号