首页> 外文期刊>International journal of circuit theory and applications >Ultralow power voltage reference circuit for implantable devices in standard CMOS technology
【24h】

Ultralow power voltage reference circuit for implantable devices in standard CMOS technology

机译:适用于标准CMOS技术的可植入设备的超低功耗电压基准电路

获取原文
获取原文并翻译 | 示例
       

摘要

An ultralow power CMOS voltage reference for body implantable devices is presented in this paper. The circuit core consists of only regular threshold voltage PMOS transistors, thus leading to a very reduced output voltage dispersion, defined as sigma/mu, and extremely low power consumption. A mathematical model of the generated reference voltage was obtained by solving circuit equations, and its numerical solution has been validated by extensive electrical simulations using a commercial circuit simulator. The proposed solution incorporates a passive RC low-pass filter, to enhance power supply rejection (PSR) over a wide frequency range, and a speed-up section, to accelerate the switching-on of the circuit. The prototype was implemented in 0.18 mu m standard CMOS technology and is able to operate with supply voltages ranging from 0.7 to 1.8 V providing a measured output voltage value of 584.2 mV at the target temperature of 36 degrees C. The measured sigma/mu dispersion of the reference voltage generated is 0.65% without the need of trimming. At the minimum supply of 0.7 V, the experimental power consumption is 64.5 pW, while the measured PSR is kept below -60 dB from DC up to the MHz frequency range.
机译:本文介绍了一种用于人体植入设备的超低功耗CMOS电压基准。电路核心仅由规则的阈值电压PMOS晶体管组成,因此可大大降低输出电压的色散(定义为sigma / mu),并且功耗极低。通过求解电路方程,获得了产生的参考电压的数学模型,并且其数值解已经通过使用商用电路模拟器的广泛电气仿真得到了验证。所提出的解决方案集成了无源RC低通滤波器,以在较宽的频率范围内增强电源抑制(PSR),并具有加速部分,以加快电路的接通速度。该原型采用0.18μm标准CMOS技术实现,能够在0.7至1.8 V的电源电压下工作,在36摄氏度的目标温度下提供584.2 mV的测量输出电压值。所产生的参考电压为0.65%,无需调整。在0.7 V的最小电源下,实验功耗为64.5 pW,而从直流到MHz频率范围,测得的PSR保持低于-60 dB。

著录项

  • 来源
  • 作者单位

    Univ Santiago de Compostela, Ctr Singular Invest Tecnoloxias Informac CiTIUS, Santiago De Compostela 15782, Spain;

    Univ Santiago de Compostela, Ctr Singular Invest Tecnoloxias Informac CiTIUS, Santiago De Compostela 15782, Spain;

    Univ Extremadura, Escuela Ingn Ind, Dept Ingn Elect Elect & Automat, Badajoz, Spain;

    Univ Santiago de Compostela, Ctr Singular Invest Tecnoloxias Informac CiTIUS, Santiago De Compostela 15782, Spain;

    Univ Santiago de Compostela, Ctr Singular Invest Tecnoloxias Informac CiTIUS, Santiago De Compostela 15782, Spain;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);美国《化学文摘》(CA);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    design methodology; picowatt; subthreshold; trim-free; ultralow power; voltage reference;

    机译:设计方法;皮瓦;亚阈值;免修整;超低功率;参考电压;
  • 入库时间 2022-08-18 04:20:14

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号