首页> 外文期刊>Intelligent automation and soft computing >Design Of A Testchip For Low Cost Ic Testing
【24h】

Design Of A Testchip For Low Cost Ic Testing

机译:用于低成本集成电路测试的测试芯片设计

获取原文
获取原文并翻译 | 示例

摘要

With the continuous increase of the integration densities and complexities, the problem of testing integrated circuits has become much more acute and needs an economic solution with reliable performance. This paper presents the design of a TESTCHIP implementing a multiple polynomial, multiple seed based mixed-mode test technique. Fault simulation experiments on benchmark circuits show that the TESTCHIP is capable of detecting 100% of the faults using a much lower number of test vectors than in the approaches attempted by the other researchers. It also offers lower data storage requirements than that of conventional ATE. The TESTCHIP is capable of testing combinational circuits as well as sequential circuits with scan-path facilities.
机译:随着集成密度和复杂度的不断增加,测试集成电路的问题变得更加尖锐,并且需要具有可靠性能的经济解决方案。本文介绍了实现多个多项式,基于多个种子的混合模式测试技术的TESTCHIP的设计。在基准电路上进行的故障仿真实验表明,与其他研究人员尝试的方法相比,TESTCHIP能够使用少得多的测试矢量来检测100%的故障。与常规ATE相比,它还提供了更低的数据存储要求。 TESTCHIP能够测试组合电路以及具有扫描路径功能的顺序电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号