首页> 外文期刊>IEEE Transactions on Instrumentation and Measurement >A Calibration Technique for Multibit Stage Pipelined A/D Converters via Least-Squares Method
【24h】

A Calibration Technique for Multibit Stage Pipelined A/D Converters via Least-Squares Method

机译:基于最小二乘法的多位级流水线A / D转换器校准技术

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a foreground calibration method for correcting linear and memoryless errors in multibit stage pipelined A/D converters (ADCs). Using a least-squares minimization, the method extends the radix-based pipelined ADC calibration to multibit stage architectures by adopting one-of- n encoding with a radix vector expansion, thereby correcting both nonideal stage gain and random code-boundary transitions in a globally optimal sense. Numerical experiments via Monte Carlo simulation of 400 ADCs show that the proposed calibration method can improve the effective number of bits from 9.5 b to 14.4 b for a hypothetical 15-b 200-MS/s pipelined ADC design in 90-nm CMOS process.
机译:本简介介绍了一种用于校正多位级流水线A / D转换器(ADC)中的线性和无记忆误差的前景校准方法。通过使用最小二乘最小化,该方法通过采用基数矢量扩展的n分之一编码,将基于基数的流水线ADC校准扩展到多位级架构,从而在全局范围内校正非理想级增益和随机码边界转换最佳感觉。通过对400个ADC进行蒙特卡洛模拟的数值实验表明,对于假设的90-nm CMOS工艺中的15-b 200-MS / s流水线ADC设计,所提出的校准方法可以将有效位数从9.5 b提高到14.4 b。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号