首页> 外文期刊>IEEE Transactions on Instrumentation and Measurement >Crosstalk Test Pattern Generation for Dynamic Programmable Logic Arrays
【24h】

Crosstalk Test Pattern Generation for Dynamic Programmable Logic Arrays

机译:动态可编程逻辑阵列的串扰测试模式生成

获取原文
获取原文并翻译 | 示例

摘要

Crosstalk noise is one of the major noise problems introduced by interconnect wire scaling and high clock speed. In modern deep submicrometer circuits (DSM), signal crosstalk can arise between two long parallel wires. Programmable logic arrays (PLAs) are important building blocks in digital very large scale integrated (VLSI) circuits; especially, dynamic PLAs have been used pervasively in modern high-speed circuit design because of their predictable delays. However, a dynamic PLA may suffer crosstalk noises that will cause the circuit to malfunction due to charge loss. In this paper, based on the characteristics of dynamic PLA crosstalk noise, an automatic test pattern generation (ATPG) method to detect the maximum crosstalk noise for each product line is presented. Test patterns are then compressed by a test pattern compressor. Experimental results obtained by simulating Microelectronics Center of North Carolina (MCNC) PLA benchmark circuits demonstrate the efficiency of the ATPG and test compression methods.
机译:串扰噪声是互连线缩放和高时钟速度引起的主要噪声问题之一。在现代的深亚微米电路(DSM)中,两条长的平行线之间可能会出现信号串扰。可编程逻辑阵列(PLA)是数字超大规模集成电路(VLSI)电路中的重要组成部分。特别是动态PLA由于其可预测的延迟而已广泛用于现代高速电路设计中。但是,动态PLA可能会受到串扰噪声的影响,这会由于电荷损失而导致电路故障。本文基于动态PLA串扰噪声的特征,提出了一种自动测试码型生成(ATPG)方法来检测每个产品线的最大串扰噪声。测试图案然后由测试图案压缩器压缩。通过模拟北卡罗来纳州微电子中心(MCNC)PLA基准电路获得的实验结果证明了ATPG的效率和测试压缩方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号