首页> 外文期刊>Instrumentation and Measurement, IEEE Transactions on >DFT-Based SoC/VLSI IP Protection and Digital Rights Management Platform
【24h】

DFT-Based SoC/VLSI IP Protection and Digital Rights Management Platform

机译:基于DFT的SoC / VLSI IP保护和数字版权管理平台

获取原文
获取原文并翻译 | 示例

摘要

In this paper, the author proposes a novel testing-based system-on-a-chip (SoC)/very large scale integration (VLSI) intellectual property (IP) identification and protection platform in SoC/VLSI design. The principles are established for the development of a new IP identification, protection procedures, and a digital rights management system that depends on the current IP-based design flow. This platform can successfully survive synthesis, placement, and routing and identify the IP core at various design levels. The proposed method has the potential to solve the digital rights management problem in SoC/VLSI design.
机译:在本文中,作者提出了一种新颖的基于测试的片上系统(SoC)/超大规模集成(VLSI)知识产权(IP)识别和保护平台,用于SoC / VLSI设计。建立这些原则是为了开发新的IP标识,保护程序以及依赖于当前基于IP的设计流程的数字版权管理系统。该平台可以成功地在综合,布局和路由中幸存下来,并在各种设计级别上识别IP内核。该方法有可能解决SoC / VLSI设计中的数字版权管理问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号