首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >Yield-Optimal Layout Synthesis of CMOS Logic Cells by Wiring Fault Minimization
【24h】

Yield-Optimal Layout Synthesis of CMOS Logic Cells by Wiring Fault Minimization

机译:布线故障最小化的CMOS逻辑单元的良率最优布局合成

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a cell layout synthesis technique to minimize the sensitivity to wiring faults due to spot defects. We modeled the sensitivity to faults on intra-cell routings with consideration to the spot defects size distribution and the end effect of critical areas. The effect of the sensitivity reduction on the yield is also discussed. By using the model as a cost function, we comprehensively generate the minimum width layout of CMOS logic cells and select the optimal layouts. Experimental results show that our technique reduces about 15% of the fault sensitivities compared with the wire-length-minimum layouts for benchmark CMOS logic circuits which have up to 14 transistors.
机译:本文提出了一种电池布局综合技术,以最大程度地降低对由于斑点缺陷引起的布线故障的敏感性。考虑到点缺陷尺寸分布和关键区域的最终影响,我们对单元内布线对故障的敏感性进行了建模。还讨论了灵敏度降低对产量的影响。通过使用该模型作为成本函数,我们可以全面生成CMOS逻辑单元的最小宽度布局并选择最佳布局。实验结果表明,与具有多达14个晶体管的基准CMOS逻辑电路的线长最小布局相比,我们的技术降低了大约15%的故障敏感性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号