首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >Si-Substrate Modeling toward Substrate-Aware Interconnect Resistance and Inductance Extraction in SoC Design
【24h】

Si-Substrate Modeling toward Substrate-Aware Interconnect Resistance and Inductance Extraction in SoC Design

机译:面向基板互连的硅基板建模SubSoC设计中的电阻和电感提取

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a simple yet sufficient Si-substrate modeling for interconnect resistance and inductance extraction. The proposed modeling expresses Si-substrate as four filaments in a filament-based extractor. Although the number of filaments is small, extracted loop inductances and resistances show accurate frequency dependence resulting from the proximity effect. We experimentally prove the accuracy using FEM (Finite Element Method) based simulations of electromagnetic fields. We also show a method to determine optimal size of the four filaments. The proposed model realizes substrate-aware extraction in SoC design flow.
机译:本文为互连电阻和电感提取提出了一个简单而足够的硅衬底模型。所提出的模型将Si基板表示为基于细丝的提取器中的四根细丝。尽管灯丝的数量很少,但提取的环路电感和电阻显示出由邻近效应引起的准确频率依赖性。我们使用基于FEM(有限元方法)的电磁场模拟实验性地证明了准确性。我们还展示了一种确定四个细丝最佳尺寸的方法。该模型在SoC设计流程中实现了基板感知提取。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号