首页> 外文会议>IEEE Workshop on Signal Propagation on Interconnects >Si-substrate Modeling toward Substrate-aware Interconnect Resistance and Inductance Extraction in SoC Design
【24h】

Si-substrate Modeling toward Substrate-aware Interconnect Resistance and Inductance Extraction in SoC Design

机译:So-Impare互连电阻和SoC设计中电感提取的Si-衬底模拟

获取原文

摘要

This paper proposes a simple yet sufficient Si-substrate modeling for interconnect resistance and inductance extraction. The proposed modeling expresses Si-substrate as four filaments in a filament-based extractor. Although the number of filaments is small, extracted loop inductances and resistances show accurate frequency dependence resulting from the proximity effect. We experimentally prove the accuracy using FEM (Finite Element Method) based simulations of electromagnetic fields. We also show a method to determine optimal size of the four filaments. The proposed model realizes substrate-aware extraction in SoC design flow.
机译:本文提出了一种用于互连电阻和电感提取的简单且足够的Si衬底建模。 所提出的建模在基于细丝的提取器中表达Si底物作为四根长丝。 尽管长丝的数量小,所提取的环路电感和电阻显示出由邻近效应产生的精确频率依赖性。 我们通过基于FEM(有限元方法)的电磁场模拟来实验证明了精度。 我们还显示了一种确定四根丝的最佳大小的方法。 所提出的模型实现SoC设计流程中的基板感知提取。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号