首页> 外文期刊>IEICE Transactions on Electronics >A 3-D Packaging Technology with Highly-Parallel Memory/Logic Interconnect
【24h】

A 3-D Packaging Technology with Highly-Parallel Memory/Logic Interconnect

机译:具有高度并行存储器/逻辑互连的3D封装技术

获取原文
获取原文并翻译 | 示例
       

摘要

A three-dimensional semiconductor package structure with inter-chip connections was developed for broadband data transfer and low latency electrical communication between a high-capacity memory and a logic device interconnected by a feedthrough interposer (FTI) featuring a 10 μm scale fine-wiring pattern and ultra-fine-pitch through vias. This technology features co-existence of the wide-band memory accessibility of a system-on-chip (SoC) and the capability of memory capacity increasing of a system-in-package (SiP) that is made possible by the individual fabrication of memory and logic on independent chips. This technology can improve performance due to memory band widening and a reduction in the power consumed in inter-chip communications. This paper describes the concept, structure, process, and experimental results of prototypes of this package, called SMAFTI (SMAart chip connection with FeedThrough Interposer). This paper also reports the results of the fundamental reliability test of this novel inter-chip connection structure and board-level intercon-nectivity tests.
机译:开发了一种具有芯片间连接的三维半导体封装结构,用于宽带数据传输和大容量存储器与逻辑设备之间的低延迟电通信,该逻辑设备通过具有10μm规模精细布线图案的直通中介层(FTI)互连和超细间距通孔。该技术具有片上系统(SoC)的宽带存储器可访问性和通过单独制造存储器实现的系统级封装(SiP)的存储容量增加的能力共存的特点和独立芯片上的逻辑。由于内存带宽的扩大和芯片间通信功耗的降低,该技术可以提高性能。本文介绍了称为SMAFTI(带有FeedThrough中介层的SMAart芯片连接)的此封装原型的概念,结构,过程和实验结果。本文还报告了这种新型芯片间连接结构的基本可靠性测试和板级互连性测试的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号