首页> 外文期刊>IEICE Transactions on Electronics >Experimental Evaluation of Dynamic Power Supply Noise and Logical Failures in Microprocessor Operations
【24h】

Experimental Evaluation of Dynamic Power Supply Noise and Logical Failures in Microprocessor Operations

机译:微处理器操作中动态电源噪声和逻辑故障的实验评估

获取原文
获取原文并翻译 | 示例
       

摘要

Logical operations in CMOS digital integration are highly prone to fail as the amount of power supply (PS) drop approaches to failure threshold. PS voltage variation is characterized by built-in noise monitors in a 32-bit microprocessor of 90-nm CMOS technology, and related with operation failures by instruction-level programming for logical failure analysis. Combination of voltage drop size and activated logic path determines failure sensitivity and class of failures. Experimental observation as well as simplified simulation is applied for the detailed understanding of the impact of PS noise on logical operations of digital integrated circuits.
机译:CMOS数字集成中的逻辑操作很容易发生故障,因为电源(PS)的数量下降到故障阈值。 PS电压变化的特征是在90-nm CMOS技术的32位微处理器中内置了噪声监测器,并通过用于逻辑故障分析的指令级编程与操作故障相关。压降大小和激活的逻辑路径的组合决定了故障敏感性和故障类别。通过实验观察和简化的仿真来详细了解PS噪声对数字集成电路逻辑运算的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号