首页> 外文期刊>IEEE Transactions on Signal Processing >Memory accesses reordering for interconnect power reduction in sum-of-products computations
【24h】

Memory accesses reordering for interconnect power reduction in sum-of-products computations

机译:存储器访问重新排序以减少乘积和计算中的互连功耗

获取原文
获取原文并翻译 | 示例

摘要

Techniques for interconnect power consumption reduction in realizations of sum-of-products computations are presented. The proposed techniques reorder the sequence of accesses of the coefficient and data memories to minimize power-costly address and data bus bit switching. The reordering problem is systematically formulated by mapping into the traveling salesman's problem (TSP) for both single and multiple functional unit architectures. The cost function driving the memory accesses reordering procedure explicitly takes into consideration the static information related to algorithms' coefficients and storage addresses and data-related dynamic information. Experimental results from several typical digital signal-processing algorithms prove that the proposed techniques lead to significant bus switching activity savings. The power consumption in the data paths is reduced in most cases as well.
机译:提出了乘积和计算实现中降低互连功耗的技术。所提出的技术对系数和数据存储器的访问顺序进行重新排序,以最大程度地降低功耗成本高的地址和数据总线位切换。通过映射到单个和多个功能单元体系结构的旅行商问题(TSP),系统地制定了重新排序问题。驱动存储器访问重排序过程的成本函数明确考虑了与算法系数和存储地址有关的静态信息以及与数据有关的动态信息。几种典型的数字信号处理算法的实验结果证明,所提出的技术可显着节省总线切换活动。在大多数情况下,数据路径中的功耗也会降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号