首页> 外文期刊>IEEE Transactions on Reliability >Simulated fault injection: a methodology to evaluate fault tolerant microprocessor architectures
【24h】

Simulated fault injection: a methodology to evaluate fault tolerant microprocessor architectures

机译:模拟故障注入:评估容错微处理器体系结构的方法

获取原文
获取原文并翻译 | 示例

摘要

A simulation-based fault-injection methodology for validating fault-tolerant microprocessor architectures is described. The approach uses mixed-mode simulation (electrical/logic analysis), and injects transient errors in run-time to assess the resulting fault-impact. To exemplify the methodology, a fault-tolerant architecture which models the digital aspects of a dual-channel, real-time jet-engine controller is used. The level of effectiveness of the dual configuration with respect to single and multiple transients is measured. The results indicate 100% coverage of single transients. Approximately 12% of the multiple transients affect both channels; none result in controller failure since two additional levels of redundancy exist.
机译:描述了用于验证容错微处理器体系结构的基于仿真的故障注入方法。该方法使用混合模式仿真(电气/逻辑分析),并在运行时注入瞬态错误以评估产生的故障影响。为了举例说明该方法,使用了一种容错体系结构,该体系结构对双通道实时喷气发动机控制器的数字方面进行了建模。测量相对于单个和多个瞬态的双重配置的有效性水平。结果表明单个瞬变的100%覆盖率。大约有12%的多个瞬态影响两个通道。由于存在两个附加级别的冗余,因此不会导致控制器故障。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号