首页> 外文期刊>IEEE Transactions on Electron Devices >A Global Interconnect Optimization Scheme for Nanometer Scale VLSI With Implications for Latency, Bandwidth, and Power Dissipation
【24h】

A Global Interconnect Optimization Scheme for Nanometer Scale VLSI With Implications for Latency, Bandwidth, and Power Dissipation

机译:纳米级VLSI的全局互连优化方案,对延迟,带宽和功耗有影响

获取原文
获取原文并翻译 | 示例
           

摘要

This paper addresses the critical problem of global wire optimization for nanometer scale very large scale integration technologies, and elucidates the impact of such optimization on power dissipation, bandwidth, and performance. Specifically, this paper introduces a novel methodology for optimizing global interconnect width, which maximizes a novel figure of merit (FOM) that is a user-defined function of bandwidth per unit width of chip edge and latency. This methodology is used to develop analytical expressions for optimum interconnect widths for typical FOMs for two extreme scenarios regarding line spacing: 1) spacing kept constant at its minimum value and 2) spacing kept the same as line width. These expressions have been used to compute the optimal global interconnect width and quantify the effect of increasing the line width on various performance metrics such as delay per unit length, total repeater area and power dissipation, and bandwidth for various International Technology Roadmap for Semiconductors technology nodes.
机译:本文针对纳米级超大规模集成技术解决了全局布线优化的关键问题,并阐明了这种优化对功耗,带宽和性能的影响。具体来说,本文介绍了一种用于优化全局互连宽度的新颖方法,该方法可以最大化一种新颖的品质因数(FOM),这是用户定义的每单位芯片边缘宽度和等待时间的带宽函数。该方法用于针对两种极端情况下关于线间距的典型FOM的最佳互连宽度开发分析表达式:1)间距保持最小值不变,以及2)间距与线宽相同。这些表达式已用于计算最佳全局互连宽度,并量化增加线宽对各种性能指标的影响,例如每单位长度的延迟,总中继器面积和功耗以及各种国际技术半导体技术路线图的带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号