首页> 外文期刊>IEEE Transactions on Electron Devices >Global Interconnect Width and Spacing Optimization for Latency, Bandwidth and Power Dissipation
【24h】

Global Interconnect Width and Spacing Optimization for Latency, Bandwidth and Power Dissipation

机译:针对延迟,带宽和功耗的全局互连宽度和间距优化

获取原文
获取原文并翻译 | 示例

摘要

This paper addresses a novel methodology optimizing global interconnect width and spacing for International Technology Roadmap for Semiconductors technology nodes. Global interconnects with and without buffer insertion are considered. The effects of the width and spacing of global interconnects on performance, such as delay, bandwidth, total repeater area and energy dissipation, are analyzed. The product of delay and bandwidth is used as the figure of merit for simultaneous short latency and large bandwidth and the proposed methodology can optimize global interconnects for the maximal figure of merit. It is demonstrated that buffers should not be inserted in global interconnects if interconnect length is shorter than a critical length, which is a constant for a given technology. For global interconnects with buffer insertion, the optimal width and spacing have analytical expressions and are constants for a given technology. For global interconnects without buffer insertion, the optimal width and spacing are dependent on both the technology parameters and interconnect length and can be computed numerically.
机译:本文介绍了一种新的方法,该方法可以优化《国际半导体技术路线图》技术节点的全局互连宽度和间距。考虑具有和不具有缓冲器插入的全局互连。分析了全局互连的宽度和间距对性能的影响,例如延迟,带宽,总转发器面积和能量耗散。延迟和带宽的乘积用作同时具有短延迟和大带宽的品质因数,并且所提出的方法可以优化全局互连以获得最大品质因数。已经证明,如果互连长度短于临界长度(对于给定技术而言是恒定的),则不应在全局互连中插入缓冲区。对于带有缓冲区插入的全局互连,最佳宽度和间距具有解析表达式,并且对于给定技术而言是常数。对于没有缓冲区插入的全局互连,最佳宽度和间距取决于技术参数和互连长度,并且可以通过数值计算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号