首页> 外文期刊>Device and Materials Reliability, IEEE Transactions on >FastTag: A Technique to Protect Cache Tags Against Soft Errors
【24h】

FastTag: A Technique to Protect Cache Tags Against Soft Errors

机译:FastTag:一种保护缓存标签免受软错误的技术

获取原文
获取原文并翻译 | 示例

摘要

Cache memories are very relevant components in modern processors, and therefore, their protection against soft errors is important to ensure reliability. One important element in caches is the tag fields, which are critical to keep data integrity and achieve a high hit ratio. To protect them against soft errors, a parity bit or a single error correction (SEC) code is commonly used. In that case, on each cache access, the parity bit is checked or the SEC code decoded on each cache way to detect and correct errors. In this paper, FastTag, a novel approach to protect cache tags is presented and evaluated. The proposed scheme computes the parity or SEC bits on the incoming address and compares the result with the tag and parity bits stored in each cache way. This avoids parity recomputation or SEC decoding, thus reducing the circuit complexity. This is corroborated by the evaluation results that show how FastTag requires an area, delay, and power overhead much lower than the conventional techniques that are currently used.
机译:高速缓存是现代处理器中非常重要的组件,因此,针对软错误的保护对于确保可靠性很重要。标记字段是高速缓存中的一个重要元素,它对于保持数据完整性和实现高命中率至关重要。为了防止软错误,通常使用奇偶校验位或单个纠错(SEC)代码。在那种情况下,在每个高速缓存访​​问中,将检查奇偶校验位或以每种高速缓存方式对SEC代码进行解码,以检测和纠正错误。在本文中,提出并评估了FastTag(一种保护缓存标签的新颖方法)。提出的方案计算传入地址上的奇偶校验位或SEC位,并将结果与​​以每种高速缓存方式存储的标签和奇偶校验位进行比较。这避免了奇偶校验计算或SEC解码,从而降低了电路复杂度。评估结果证实了这一点,该评估结果表明FastTag所需的面积,延迟和功耗开销远低于当前使用的常规技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号