首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Mixed analog/digital hardware synthesis of artificial neural networks
【24h】

Mixed analog/digital hardware synthesis of artificial neural networks

机译:人工神经网络的混合模拟/数字硬件综合

获取原文
获取原文并翻译 | 示例

摘要

A methodology for automated synthesis of mixed analog/digital hardware architectures for Artificial Neural Network (ANN) applications is presented, The ANN system is input in the form of a Data Flow Graph (DFG) of operators. The output is a high-level interconnection description of mixed analog/digital building block circuits that is generated by searching a multidimensional design space to satisfy the throughput requirements and minimize an area-time cost function. A combination of quantitative analysis and behavioral modeling techniques tackles the problems of hardware nonidealities by screening suitable analog circuits. Digital hardware is employed when no analog circuit is found that satisfies the performance requirements of any operation. A heuristic partitioning scheme reduces the interfaces between blocks of circuits operating in analog and digital modes. The parallelism in ANN systems is, handled by a new scheduling and allocating procedure that selectively sequentializes groups of operations with the goal of iteratively improving an area-time cost function. The synthesizer is also capable of embedding hardware units that are intended to operate asynchronously. The synthesis methodology is illustrated with two design examples.
机译:提出了一种用于人工神经网络(ANN)应用的混合模拟/数字硬件架构的自动综合方法,该ANN系统以操作员的数据流图(DFG)形式输入。输出是混合模拟/数字构建块电路的高级互连描述,该电路是通过搜索多维设计空间来满足吞吐量要求并最小化面积时间成本函数而生成的。定量分析和行为建模技术的结合通过筛选合适的模拟电路来解决硬件不理想的问题。当未找到满足任何操作性能要求的模拟电路时,将使用数字硬件。启发式划分方案减少了以模拟和数字模式运行的电路块之间的接口。 ANN系统中的并行性由新的调度和分配过程处理,该过程有选择地对操作组进行顺序排序,目的是迭代地改善区域时间成本函数。合成器还能够嵌入旨在异步运行的硬件单元。通过两个设计示例说明了综合方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号