...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Reducing correlation to improve coverage of delay faults in scan-path design
【24h】

Reducing correlation to improve coverage of delay faults in scan-path design

机译:减少相关性以提高扫描路径设计中延迟故障的覆盖率

获取原文
获取原文并翻译 | 示例
           

摘要

Simulation data are presented for eleven benchmark circuits to show how test pattern correlation in a scan-path design circuit adversely affects delay fault coverage, and to demonstrate that most undetected delay faults caused by correlation of test patterns are close to the outputs of latches. Topology-based latch correlation measures are introduced and used by a companion latch arrangement algorithm to guide the placement of latches in a scan-path design, with the objective of minimizing the effect of correlation and maximizing the coverage of delay faults. Simulation results with benchmark circuits indicate that the scan-path found by the algorithm clearly achieves better delay fault coverage than a scan-path having no deliberate arrangement. The data also indicates that the algorithm is most effective in covering delay faults that are located nearest the latch outputs of the circuit. The approach has an advantage over other arrangement schemes in that it is simple to implement and does not require significant computational time even for large circuits.
机译:给出了针对11个基准电路的仿真数据,以显示扫描路径设计电路中的测试模式相关性如何对延迟故障覆盖率产生不利影响,并证明由测试模式相关性导致的大多数未检测到的延迟故障都接近锁存器的输出。引入了基于拓扑的锁存器相关措施,并由伴随的锁存器布置算法用于指导扫描路径设计中锁存器的放置,目的是最大程度地减少相关性的影响并最大化延迟故障的覆盖范围。具有基准电路的仿真结果表明,与没有故意安排的扫描路径相比,该算法找到的扫描路径显然可以实现更好的延迟故障覆盖率。数据还表明,该算法在覆盖最接近电路锁存器输出的延迟故障方面最有效。该方法具有优于其他布置方案的优点,因为该方法易于实现并且即使对于大型电路也不需要大量的计算时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号