首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A synthesis for testability scheme for finite state machines using clock control
【24h】

A synthesis for testability scheme for finite state machines using clock control

机译:利用时钟控制的有限状态机可测性方案的综合

获取原文
获取原文并翻译 | 示例

摘要

A new method is proposed for improving the testability of a finite state machine (FSM) during its synthesis. The method exploits clock control to enhance the controllability and observability of machine states. With clock control it is possible to add new state transitions during testing. Therefore, it is easier to navigate between states in the resulting test machine. Unlike prior work, where clock control is added to the circuit as a post-design step, here, clock control is considered in conjunction with a symbolic scheme for encoding the states of the FSM. The encoding is shown to result in significant reductions in the interstate distances in the benchmark FSM's. Further, the observability of the encoded states can be improved by adding two primary outputs to the circuit such that a fixed input sequence forms a distinguishing sequence for all states. Theoretical results show that for a large class of FSM's, the testability improvements are comparable to those achievable by scan designs. Experimental results show that available test pattern generation tools are able to take advantage of the enhanced testability in producing shorter test sequences, particularly for machines with poor connectivity of states.
机译:提出了一种在有限状态机(FSM)的合成过程中提高其可测试性的新方法。该方法利用时钟控制来增强机器状态的可控制性和可观察性。通过时钟控制,可以在测试期间添加新的状态转换。因此,更容易在结果测试机中的状态之间导航。与先验工作不同,在先验工作中,时钟控制是作为后期设计步骤添加到电路的,而在这里,时钟控制应与用于编码FSM状态的符号方案结合使用。编码显示可显着减少基准FSM中的州际距离。此外,可以通过将两个主要输出添加到电路,使得固定的输入序列形成所有状态的区分序列,来改善编码状态的可观察性。理论结果表明,对于大量的FSM,其可测试性改进与扫描设计可实现的可改进性相当。实验结果表明,可用的测试模式生成工具能够在产生更短的测试序列时利用增强的可测试性,特别是对于状态连接性较差的机器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号