首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Automatic synthesis of low-power gated-clock finite-state machines
【24h】

Automatic synthesis of low-power gated-clock finite-state machines

机译:低功率门控时钟有限状态机的自动综合

获取原文
获取原文并翻译 | 示例

摘要

The automatic synthesis of low power finite-state machines (FSM's) with gated clocks relies on efficient algorithms for synthesis and optimization of dedicated clock-stopping circuitry. We describe a new transformation for incompletely specified Mealy-type machines that makes them suitable for gated-clock implementation with a limited increase in complexity. The transformation is probabilistic-driven, and identifies highly-probable idle conditions that will be exploited for the optimal synthesis of the logic block that controls the local clock of the FSM. We formulate and solve a new logic optimization problem, namely, the synthesis of a subfunction of a Boolean function that is minimal in size under a constraint on its probability to be true. We describe the relevance of this problem for the optimal synthesis of gated clocks. A prototype tool has been implemented and its performance, although influenced by the initial structure of the FSM, shows that sizable power reductions can be obtained using our technique.
机译:具有门控时钟的低功率有限状态机(FSM)的自动合成依赖于有效的算法来合成和优化专用时钟停止电路。我们描述了一种针对不完全指定的Mealy型机器的新转换,这种转换使它们适用于门控时钟实施,并且复杂度有限。该转换是由概率驱动的,并标识了很可能的空闲条件,这些空闲条件将用于控制FSM本地时钟的逻辑块的最佳综合。我们提出并解决了一个新的逻辑优化问题,即布尔函数的子函数的合成,该子函数在其概率为真的条件下受到限制,其大小最小。我们描述了该问题与门控时钟的最佳综合的相关性。已经实现了原型工具,尽管它的性能受FSM初始结构的影响,但可以证明,使用我们的技术可以降低功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号