首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >An automorphic approach to verification pattern generation for SoC design verification using port-order fault model
【24h】

An automorphic approach to verification pattern generation for SoC design verification using port-order fault model

机译:使用端口顺序故障模型的SoC设计验证的自动形态生成验证模式

获取原文
获取原文并翻译 | 示例

摘要

Embedded cores are being increasingly used in the design of large system-on-a-chip (SoC). Because of the high complexity of SoC, the design verification is a challenge for system integrators. To reduce the verification complexity, the port-order fault (POF) model was proposed. It has been used for verifying core-based designs and the corresponding verification pattern generation has been developed. Here, the authors present an automorphic technique to improve the efficiency of the automatic verification pattern generation (AVPG) for SoC design verification based on the POF model. On average, the size of pattern sets obtained on the ISCAS-85 and MCNC benchmarks are 45% smaller and the run time decreases 16% as compared with the previous results of AVPG.
机译:嵌入式内核正越来越多地用于大型片上系统(SoC)的设计中。由于SoC的高度复杂性,设计验证对于系统集成商来说是一个挑战。为了降低验证的复杂度,提出了端口顺序故障(POF)模型。它已用于验证基于内核的设计,并且已经开发了相应的验证模式生成。在这里,作者提出了一种自动变形技术,以提高基于POF模型的SoC设计验证的自动验证模式生成(AVPG)的效率。与以前的AVPG结果相比,在ISCAS-85和MCNC基准测试中获得的模式集大小平均要小45%,运行时间减少16%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号