...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Technology mapping algorithms for hybrid FPGAs containing lookup tables and PLAs
【24h】

Technology mapping algorithms for hybrid FPGAs containing lookup tables and PLAs

机译:包含查找表和PLA的混合FPGA的技术映射算法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Programmable devices containing lookup tables (LUTs) and programmable logic arrays (PLAs) provide a heterogeneous target platform for user designs. Present commercial tools, which target these hybrid devices, require hand partitioning of user designs to isolate logic for each type of logic resource. In this paper, an automated technology mapping tool, hybridmap , is presented that identifies design logic partitions as suitable for either LUT or PLA implementation. A breadth-first search-based subgraph extraction and evaluation heuristic is integrated with product term (Pterm) count, area, and delay estimators to guide the technology mapping process. Hybridmap can be adapted to target a variety of PLA architectures and can accommodate user-provided timing constraints. It is shown that when timing constrained, hybridmap reduces LUT consumption for Apex20KE devices by 8% and when unconstrained by 14% by migrating logic from LUTs to Pterm structures. Hybridmap is shown to outperform previous mapping approaches for Apex20KE-type devices by up to 22%.
机译:包含查找表(LUT)和可编程逻辑阵列(PLA)的可编程设备为用户设计提供了异构目标平台。针对这些混合设备的当前商业工具需要对用户设计进行手动划分,以隔离每种逻辑资源类型的逻辑。在本文中,提出了一种自动技术映射工具hybridmap,该工具可将设计逻辑分区标识为适合LUT或PLA实施。基于广度优先搜索的子图提取和评估启发式方法与乘积项(Pterm)计数,面积和延迟估计器集成在一起,以指导技术映射过程。 Hybridmap可以适用于各种PLA架构,并可以适应用户提供的时序约束。结果表明,在时序受限制的情况下,hybridmap通过将逻辑从LUT迁移到Pterm结构,将Apex20KE器件的LUT消耗降低了8%,而在不受限制的情况下,降低了14%。 Hybridmap的性能比以前的Apex20KE型设备的映射方法高出22%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号