首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Fault diagnosis and logic debugging using Boolean satisfiability
【24h】

Fault diagnosis and logic debugging using Boolean satisfiability

机译:使用布尔可满足性进行故障诊断和逻辑调试

获取原文
获取原文并翻译 | 示例

摘要

Recent advances in Boolean satisfiability have made it an attractive engine for solving many digital very-large-scale-integration design problems. Although useful in many stages of the design cycle, fault diagnosis and logic debugging have not been addressed within a satisfiability-based framework. This work proposes a novel Boolean satisfiability-based method for multiple-fault diagnosis and multiple-design-error diagnosis in combinational and sequential circuits. A number of heuristics are presented that keep the method memory and run-time efficient. An extensive suite of experiments on large circuits corrupted with different types of faults and errors confirm its robustness and practicality. They also suggest that satisfiability captures significant characteristics of the problem of diagnosis and encourage novel research in satisfiability-based diagnosis as a complementary process to design verification.
机译:布尔可满足性的最新进展使其成为解决许多数字超大规模集成设计问题的有吸引力的引擎。尽管在设计周期的许多阶段都是有用的,但故障诊断和逻辑调试尚未在基于可满足性的框架内得到解决。这项工作提出了一种新颖的基于布尔可满足性的方法,用于组合电路和顺序电路中的多故障诊断和多设计错误诊断。提出了许多启发式方法,可以保持方法的内存和运行时高效。在因不同类型的故障和错误而损坏的大型电路上进行的大量实验证实了其鲁棒性和实用性。他们还提出,可满足性捕获了诊断问题的重要特征,并鼓励基于可满足性的诊断方面的新颖研究作为设计验证的补充过程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号