首页> 外文期刊>IEE proceedings. Part E, Computers and digital techniques >FPGA programmable logic block evaluation using quantified Boolean satisfiability
【24h】

FPGA programmable logic block evaluation using quantified Boolean satisfiability

机译:使用量化布尔可满足性的FPGA可编程逻辑块评估

获取原文
获取原文并翻译 | 示例

摘要

A novel field programmable gate array (FPGA) logic synthesis technique that determines if a logic function can be implemented in a given programmable circuit is presented, and how this problem can be formalised and solved using quantified Boolean satisfiability is described. This technique is general enough to be applied to any type of logic function and programmable circuit; thus, it has many applications to FPGAs. The application demonstrated is the FPGA programmable logic block evaluation and the results show that this tool allows radical new features of FPGA logic blocks to be evaluated in a rigorous scientific way.
机译:介绍了一种新颖的现场可编程门阵列(FPGA)逻辑综合技术,该技术可确定是否可以在给定的可编程电路中实现逻辑功能,并描述如何使用量化的布尔可满足性来形式化和解决该问题。这种技术足够通用,可以应用于任何类型的逻辑功能和可编程电路。因此,它在FPGA中有许多应用。演示的应用是FPGA可编程逻辑模块评估,结果表明该工具允许以严格的科学方式评估FPGA逻辑模块的根本新功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号