首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Fine-grained dynamic voltage and frequency scaling for precise energy and performance tradeoff based on the ratio of off-chip access to on-chip computation times
【24h】

Fine-grained dynamic voltage and frequency scaling for precise energy and performance tradeoff based on the ratio of off-chip access to on-chip computation times

机译:基于片外访问与片上计算时间的比率,细粒度动态电压和频率缩放可实现精确的能量和性能折衷

获取原文
获取原文并翻译 | 示例

摘要

This work presents an intraprocess dynamic voltage and frequency scaling (DVFS) technique targeted toward nonreal-time applications running on an embedded system platform. The key idea is to make use of runtime information about the external memory access statistics in order to perform CPU voltage and frequency scaling with the goal of minimizing the energy consumption while translucently controlling the performance penalty. The proposed DVFS technique relies on dynamically constructed regression models that allow the CPU to calculate the expected workload and slack time for the next time slot and, thus, adjust its voltage and frequency in order to save energy, while meeting soft timing constraints. This is, in turn, achieved by estimating and exploiting the ratio of the total off-chip access time to the total on-chip computation time. The proposed technique has been implemented on an XScale-based embedded system platform and actual energy savings have been calculated by current measurements in hardware. For memory-bound programs, a CPU energy saving of more than 70% with a performance degradation of 12% was achieved. For CPU-bound programs, 15% /spl sim/ 60% CPU energy saving was achieved at the cost of 5%-20% performance penalty.
机译:这项工作提出了一种针对嵌入式系统平台上运行的非实时应用的进程内动态电压和频率缩放(DVFS)技术。关键思想是利用有关外部存储器访问统计信息的运行时信息,以便执行CPU电压和频率缩放,以最小化能耗,同时半透明地控制性能损失。所提出的DVFS技术依赖于动态构建的回归模型,该模型允许CPU计算下一个时隙的预期工作量和空闲时间,从而调整其电压和频率以节省能量,同时满足软时序约束。反过来,这是通过估算和利用总的片外访问时间与总的片上计算时间之比来实现的。所提出的技术已在基于XScale的嵌入式系统平台上实现,实际的节能量已通过硬件中的当前测量值计算得出。对于内存绑定程序,CPU节能超过70%,而性能下降了12%。对于受CPU约束的程序,可节省15%/ spl sim / 60%的CPU能耗,但会损失5%-20%的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号