首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Device and Architecture Cooptimization for FPGA Power Reduction
【24h】

Device and Architecture Cooptimization for FPGA Power Reduction

机译:降低FPGA功耗的设备和架构协同优化

获取原文
获取原文并翻译 | 示例

摘要

Device optimization considering supply voltage Vdd and threshold voltage Vt has little chip-area increase but a great impact on power and performance in the nanometer technology. This paper studies simultaneous evaluation of device and architecture optimization for field-programmable gate arrays (FPGAs). We first develop an efficient yet accurate timing and power evaluation method called a trace-based model. By collecting trace information from a cycle-accurate simulation of placed and routed FPGA benchmark circuits and reusing the trace for different Vdds and Vts, we enable device and architecture cooptimization considering hundreds of device and architecture combinations. Compared to the baseline FPGA architecture, which uses the Versatile Place and Route architecture model and the same lookup table and cluster sizes as those used by the Xilinx Virtex-II, Vdd suggested by the International Technology Roadmap for Semiconductor, Vt optimized with respect to the preceding architecture, and Vdd architecture and device cooptimization can reduce the energy–delay product (ED) by 20.5% and the chip area by 23.3%. Furthermore, considering the power gating of unused logic blocks and interconnect switches (in this case, sleep transistor size is a parameter of device tuning), our co-optimization reduces ED by 55.0% and the chip area by 8.2% compared to the baseline FPGA architecture. To the best of our knowledge, this is the first in-depth study in the literature on architecture and device cooptimization for FPGAs.
机译:考虑电源电压Vdd和阈值电压Vt的器件优化几乎没有增加芯片面积,但是对纳米技术中的功率和性能影响很大。本文研究了现场可编程门阵列(FPGA)的器件和架构优化同时评估。我们首先开发一种有效而准确的时序和功率评估方法,称为基于跟踪的模型。通过从放置和布线的FPGA基准电路的精确周期模拟中收集跟踪信息,并针对不同的Vdd和Vts重用跟踪,我们可以考虑数百种设备和架构组合来实现设备和架构的协同优化。与使用FPGA的通用布局和布线架构模型以及与Xilinx Virtex-II使用的查找表和簇大小相同的基准FPGA架构相比,《国际半导体技术路线图》建议的Vdd相对于Vt进行了优化。之前的架构以及Vdd架构和设备的协同优化可以将能量延迟积(ED)降低20.5%,并将芯片面积降低23.3%。此外,考虑到未使用的逻辑块和互连开关的电源门控(在这种情况下,睡眠晶体管的大小是设备调整的参数),与基准FPGA相比,我们的共同优化可将ED减少55.0%,将芯片面积减少8.2%建筑。据我们所知,这是有关FPGA的架构和器件协同优化的文献中的首次深入研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号