首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Parasitic-Aware Optimization and Retargeting of Analog Layouts: A Symbolic-Template Approach
【24h】

Parasitic-Aware Optimization and Retargeting of Analog Layouts: A Symbolic-Template Approach

机译:模拟布局的寄生感知优化和重定向:一种符号模板方法

获取原文
获取原文并翻译 | 示例

摘要

Layout parasitics can significantly affect the performance of analog integrated circuits (ICs). In this paper, a systematic method of optimizing an existing analog layout considering parasitics is presented for technology migration and performance retargeting. This method represents the locations of layout rectangle edges as variables and extracts circuit and layout integrity such as device symmetry, matching, and design rules as constraints. To ensure the desired circuit performance, bounds of layout parasitics are determined first. These bounds are used to constrain the layout geometries while retargeting existing high-quality layouts across technologies and specification sets. The problem is then solved by a graph-based algorithm combined with nonlinear optimization. The proposed method has been implemented in a parasitic-aware automatic layout optimization and retargeting tool (Intellectual Property Reuse-based Analog IC Layout). Its efficiency and effectiveness are demonstrated by successfully retargeting operational amplifiers within 1 min of CPU time.
机译:布局寄生效应会严重影响模拟集成电路(IC)的性能。在本文中,提出了一种考虑寄生因素优化现有模拟布局的系统方法,用于技术移植和性能重新定向。此方法将布局矩形边缘的位置表示为变量,并提取电路和布局完整性(例如设备对称性,匹配度和设计规则)作为约束。为了确保所需的电路性能,首先确定布局寄生的界限。这些边界用于约束布局几何图形,同时跨技术和规范集重新定位现有的高质量布局。然后通过结合非线性优化的基于图的算法解决该问题。拟议的方法已在寄生感知的自动布局优化和重新定位工具(基于知识产权重用的模拟IC布局)中实现。通过在1分钟的CPU时间内成功地重新定位运算放大器来证明其效率和有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号