...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Process-Driven Variability Analysis of Single and Multiple Voltage–Frequency Island Latency-Constrained Systems
【24h】

Process-Driven Variability Analysis of Single and Multiple Voltage–Frequency Island Latency-Constrained Systems

机译:单和多个频率岛孤岛延迟约束系统的过程驱动可变性分析

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The problem of determining bounds for application completion times running on generic systems comprising single or multiple voltage–frequency islands (VFIs) with arbitrary topologies is addressed in the context of manufacturing-process-driven variability. The approach provides an exact solution for the system-level timing yield in synchronous single-voltage (SSV) and VFI systems with an underlying tree-based topology and a tight upper bound for generic non-tree-based topologies. The results show that: 1) timing yield for the overall source-to-sink completion time for generic systems can be modeled in an exact manner for both SSV and VFI systems and 2) multiple-VFI latency-constrained systems can achieve up to two times higher timing yield than their SSV counterparts. The results are formally proven and are supported by experimental results on two embedded applications, namely, a software-defined radio and a Moving Pictures Expert Group 2 encoder.
机译:确定在包含任意拓扑的单个或多个电压-频率岛(VFI)的通用系统上运行的应用程序完成时间的界限的问题在制造过程驱动的可变性的上下文中得到解决。该方法为同步单电压(SSV)和VFI系统中的系统级时序产量提供了精确的解决方案,具有基于树的底层拓扑和通用的非基于树的拓扑的严格上限。结果表明:1)对于SSV和VFI系统,可以以精确的方式对通用系统从源到汇的完成时间的时序收益进行建模,并且2)多VFI延迟受限的系统最多可以实现两个定时产量是其SSV同类产品的两倍。该结果已得到正式验证,并得到两个嵌入式应用程序(软件定义的收音机和Moving Pictures Expert Group 2编码器)上实验结果的支持。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号