首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >MULTES: Multilevel Temporal-Parallel Event-Driven Simulation
【24h】

MULTES: Multilevel Temporal-Parallel Event-Driven Simulation

机译:MULTES:多级时空并行事件驱动的仿真

获取原文
获取原文并翻译 | 示例

摘要

Multilevel temporal-parallel event-driven simulation is a new radically different approach to simulation of designs described in Verilog HDL. It is based on a concept of time-parallel simulation applied to gate-level timing simulation. The simulation is performed in two steps: 1) fast reference simulation that runs on a higher, reference-level design model (typically RTL) and saves the design state at predetermined checkpoints; and 2) target simulation, which runs on a lower, gate-level model and distributes the simulation run slices to individual simulators. The paper addresses a number of important issues that make this approach practical: 1) finding initial state for each simulation slice; 2) resolving initial state mismatches; and 3) handling designs with multiple asynchronous clocks. Experimental results performed on industrial designs demonstrate the validity and efficiency of the method in terms of its performance and the debugging efficiency.
机译:多级时间并行事件驱动的仿真是Verilog HDL中描述的设计仿真的一种根本不同的新方法。它基于应用于门级时序仿真的时间并行仿真的概念。仿真分两个步骤进行:1)快速参考仿真,它在更高的参考级设计模型(通常为RTL)上运行,并在预定的检查点保存设计状态; 2)目标仿真,该仿真在较低的门级模型上运行,并将仿真运行片段分配给各个仿真器。本文讨论了使该方法可行的许多重要问题:1)为每个仿真切片找到初始状态; 2)解决初始状态不匹配; 3)使用多个异步时钟处理设计。在工业设计上进行的实验结果证明了该方法在性能和调试效率方面的有效性和有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号