首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >CASA: Contention-Aware Scratchpad Memory Allocation for Online Hybrid On-Chip Memory Management
【24h】

CASA: Contention-Aware Scratchpad Memory Allocation for Online Hybrid On-Chip Memory Management

机译:CASA:用于在线混合片上内存管理的竞争感知暂存器内存分配

获取原文
获取原文并翻译 | 示例

摘要

Scratchpad memory (SPM) has been increasingly used in embedded systems due to its higher efficiency in terms of energy and area compared to that of ordinary cache. A hybrid on-chip memory architecture that combines SPM with a mini-cache has been proposed. One key issue for hybrid on-chip memory architectures is to reduce the number of off-chip memory accesses and energy consumption. Existing methods achieve this by moving the most frequently accessed data into SPM. However, these methods may be ineffective because the main source of off-chip memory accesses may not be the most frequently accessed data. Instead, most off-chip memory accesses are caused by cache misses, so reducing the latter will reduce the former. Cache misses are mainly caused by data contending for cache lines. Therefore, this paper proposes a contention-aware SPM allocation method for hybrid on-chip management. The number of cache misses for a page is used as a metric to determine whether a page should be moved to SPM. When the number of misses for a page exceeds a threshold, the page is moved to SPM, reducing cache contention. Experimental results show that the proposed method can reduce the energy delay product by 35% to 53% compared to a cache-only on-chip memory architecture and 19% to 31% compared to an existing hybrid on-chip memory architecture.
机译:Scratchpad存储器(SPM)已在嵌入式系统中得到了越来越多的使用,这是因为与普通缓存相比,Scratchpad存储器在能量和面积方面都具有更高的效率。已经提出了将SPM与微型高速缓存相结合的混合片上存储器架构。混合片上存储器架构的一个关键问题是减少片外存储器访问次数和能耗。现有方法是通过将最常访问的数据移至SPM中来实现的。但是,这些方法可能无效,因为片外内存访问的主要来源可能不是最常访问的数据。相反,大多数片外内存访问是由高速缓存未命中引起的,因此减少后者将减少前者。高速缓存未命中主要是由争用高速缓存行的数据引起的。因此,本文提出了一种用于混合片上管理的竞争感知SPM分配方法。页面的高速缓存未命中次数用作确定是否将页面移至SPM的指标。当页面的未命中数超过阈值时,该页面将移至SPM,从而减少缓存争用。实验结果表明,与仅使用高速缓存的片上存储器架构相比,该方法可以将能量延迟积降低35%至53%,而与现有的混合片上存储器架构相比,可以将能耗延迟积降低19%至31%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号