【24h】

Error-Correcting Code Aware Memory Subsystem

机译:纠错代码感知内存子系统

获取原文
获取原文并翻译 | 示例

摘要

An error-correcting code (ECC) immune to bit errors has been widely used in reliable computer systems. However, ECC techniques can make memory performance severely degraded since incomplete-word write requests lead to inefficient read-to-write (RTW) and write-to-read operations of synchronous dynamic random access memory. In this paper, we propose a memory subsystem efficient for ECC operations. Our key idea is that the RTW operations causing incomplete-word write requests are split and grouped into independent read and write operations, and then the grouped read and write operations are individually scheduled for the optimal memory performance under application constraints. Experimental results show that the proposed ECC-aware memory subsystem achieves 17% shorter memory latency, and 12% higher memory utilization, on average, than the latest conventional memory subsystems on industrial multimedia applications. Moreover, the ECC-aware memory subsystem improves up to 2.5 times higher memory performance on synthetic benchmarks.
机译:不受位错误影响的纠错码(ECC)已广泛用于可靠的计算机系统中。但是,由于不完整的字写请求导致同步动态随机存取存储器的读写操作(RTW)和读写操作效率低下,ECC技术会使内存性能严重下降。在本文中,我们提出了一种用于ECC操作的高效存储子系统。我们的关键思想是将引起不完整字写请求的RTW操作拆分并分组为独立的读和写操作,然后针对应用程序约束下的最佳内存性能,分别调度分组的读和写操作。实验结果表明,与工业多媒体应用中最新的传统内存子系统相比,所提出的支持ECC的内存子系统平均缩短了17%的内存延迟,并且平均提高了12%的内存利用率。此外,支持ECC的内存子系统在综合基准测试中将内存性能提高了多达2.5倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号