首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A New Chessboard Placement and Sizing Method for Capacitors in a Charge-Scaling DAC by Worst-Case Analysis of Nonlinearity
【24h】

A New Chessboard Placement and Sizing Method for Capacitors in a Charge-Scaling DAC by Worst-Case Analysis of Nonlinearity

机译:基于非线性最坏情况分析的电荷缩放DAC中电容器的棋盘布局和尺寸调整新方法

获取原文
获取原文并翻译 | 示例
       

摘要

Charge scaling data converters include a binary-weighted capacitor array in their structure. New methods for the placement and sizing of capacitor arrays with increased ratio accuracy and improved converter linearity are presented in this paper. A new model of statistical variation is used, which takes into account both spatial correlation between devices and device area. This is combined with a novel analytical model for the linearity metrics of a charge scaling digital-to-analog converter. Minimizing the variance of the linearity metrics directs a new chessboard placement method for the capacitor array. Chessboard placement is shown to be superior to the state of the art in consideration of both random and systematic mismatch. The new analytical model is then used to develop a flow for capacitor array sizing.
机译:电荷缩放数据转换器的结构中包括一个二进制加权电容器阵列。本文提出了一种新的方法来放置和调整电容器阵列的尺寸,以提高比率精度和改善转换器的线性度。使用一种新的统计变化模型,该模型同时考虑了设备之间的空间相关性和设备区域。这与用于电荷缩放数模转换器的线性度量的新型分析模型结合在一起。最小化线性度指标的方差为电容器阵列提供了一种新的棋盘放置方法。考虑到随机和系统失配,棋盘放置被证明优于现有技术。然后,使用新的分析模型来确定电容器阵列尺寸的流程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号