首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Error Diluting: Exploiting 3-D nand Flash Process Variation for Efficient Read on LDPC-Based SSDs
【24h】

Error Diluting: Exploiting 3-D nand Flash Process Variation for Efficient Read on LDPC-Based SSDs

机译:稀释时出错:利用基于LDPC的SSD的高效读取的3-D NAND闪存变化

获取原文
获取原文并翻译 | 示例

摘要

3-D NAND flash has become the mainstream in modern SSD designs because it offers superior bit storage density. However, while enjoying the large capacity, 3-D NAND flash is highly prone to bit errors due to its cylindrical cell structure. Modern SSDs employ the low-density parity-check (LDPC) error-correcting code to manage bit errors in 3-D NAND flash. Strong LDPC error correction is subject to a high time overhead, because it may require many sensing levels on read to obtain sufficiently confident bit input information. By exploiting the bit-error rate variation among vertical layers of 3-D NAND flash, we propose diluting bit errors of cells at error-prone, lower layers by mixing them with bit data of cells from reliable, upper layers. Cells at reliable layers provide highly confident bit input information that helps reduce the number of sensing levels on cell at errorprone layers. Our experimental results showed that the proposed approach improved the read throughput by 29% and reduced the read latency by 43% compared with a conventional multichip SSD design.
机译:3-D NAND Flash已成为现代SSD设计中的主流,因为它提供了较高的位存储密度。然而,在享受大容量的同时,由于其圆柱形电池结构,3-D NAND闪光极容易出现比特误差。现代SSD采用低密度奇偶校验(LDPC)纠错代码来管理3-D NAND闪存中的位错误。强的LDPC纠错受到高度开销的影响,因为读取可能需要许多感测水平以获得足够自信的位输入信息。通过利用3-D NAND闪光灯的垂直层之间的误码率变化,我们提出了通过从可靠的上层的细胞的比特数据混合来稀释误差下层的误差误差。可靠层处的细胞提供了高度自信的位输入信息,有助于减少难以置的误差层的感测级别的数量。我们的实验结果表明,与传统的多芯片SSD设计相比,所提出的方法将读吞吐量提高了29%并将读取延迟减少了43%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号