首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Error Estimation and Error Reduction With Input-Vector Profiling for Timing Speculation in Digital Circuits
【24h】

Error Estimation and Error Reduction With Input-Vector Profiling for Timing Speculation in Digital Circuits

机译:用于数字电路中时序推测的带有输入矢量分析的误差估计和误差减少

获取原文
获取原文并翻译 | 示例

摘要

Timing analysis and timing closure are critical steps in digital circuit design. To ensure an error-free design, timing constraints are usually set-based upon the longest path delay from static timing analysis. However, a circuit could have dramatically different internal activity because of the variation of input workload. The path with the longest delay may not be active for certain input workloads, which would enable timing speculation for increased performance. This paper describes an approach to identify the greatest contributors of timing errors and mitigate those errors by replacing certain standard cells in the design. We evaluated our mitigation for several benchmark designs and demonstrated an error-free performance gain up to 37%. The entire design flow uses Synopsys electronic design automation tools and customized scripts, which can be adapted for other designs.
机译:时序分析和时序收敛是数字电路设计中的关键步骤。为了确保无错误的设计,通常基于静态时序分析中最长的路径延迟来设置时序约束。但是,由于输入工作负载的变化,电路的内部活动可能会大不相同。延迟最长的路径可能不适用于某些输入工作负载,这将使时序推测能够提高性能。本文介绍了一种方法,该方法可识别时序误差的最大来源,并通过替换设计中的某些标准单元来减轻这些误差。我们评估了几种基准设计的缓解措施,并证明了高达37%的无错误性能提升。整个设计流程使用Synopsys电子设计自动化工具和定制的脚本,这些脚本可适用于其他设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号