首页> 外文期刊>IEEE Transactions on Circuits and Systems >A novel technique for the reduction of capacitance spread in high-Q SC circuits
【24h】

A novel technique for the reduction of capacitance spread in high-Q SC circuits

机译:减少高Q SC电路中电容扩散的新技术

获取原文
获取原文并翻译 | 示例

摘要

A novel realization of a switched-capacitor (SC) integrator is proposed. The integrator attenuates the input during both clock phases, so that the time constant of the integrator is realized with the product of two capacitance ratios instead of a single capacitance ratio. The capacitance spread only increases as the square root of the time constant. This integrator is stray-insensitive. The influence of the finite DC-amplifier gain and dynamic settling is the same as in conventional SC integrators. A low-pass notch SC biquad is presented as an example to show the capacitance advantage of the integrator. The example also shows that the increase of amplifier offset is small if the total offset of the entire SC filter is considered. It is shown that the SC low-pass notch biquad reduces the total capacitance by a factor of more than three.
机译:提出了一种新型的开关电容(SC)积分器。积分器在两个时钟阶段都衰减了输入,因此积分器的时间常数由两个电容比而不是一个电容比的乘积实现。电容扩展仅随着时间常数的平方根增加。该积分器对杂散不敏感。有限的直流放大器增益和动态建立的影响与传统的SC积分器相同。以低通陷波SC双二阶为例,展示了积分器的电容优势。该示例还表明,如果考虑整个SC滤波器的总偏移,则放大器偏移的增加很小。结果表明,SC低通陷波双二阶将总电容降低了三倍以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号