首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Reconfigurable Hardware Architectures for Sequential and Hybrid Decoding
【24h】

Reconfigurable Hardware Architectures for Sequential and Hybrid Decoding

机译:用于顺序和混合解码的可重新配置硬件体系结构

获取原文
获取原文并翻译 | 示例

摘要

A novel reconfigurable sequential decoder architecture based on the Fano algorithm is presented in which the constraint length, the threshold spacing, and the time-out threshold are all run time reconfigurable. To maximize decoding performance, a maximum possible backward depth (of a whole frame) is performed. This is achieved by using shift registers combined with memory to store the information of an entire visited path. A field-programmable gate array) prototype of the decoder is built and actual hardware decoding performances in terms of decoding speeds, bit error rates (BERs), and buffer overflow rates, are obtained and comparisons made. To overcome the decoding delay that is inherent in sequential decoders, a hybrid scheme, including simple block codes and cyclic redundancy check is proposed to limit the number of backward search operations that the sequential decoder has to execute. As a result, a significant reduction in decoding delay and buffer overflow rate is achieved while maintaining comparative decoding performance in terms of BER
机译:提出了一种新颖的基于Fano算法的可重配置顺序解码器架构,其中约束长度,阈值间隔和超时阈值都可以在运行时进行重配置。为了最大化解码性能,执行(整个帧的)最大可能的后向深度。这是通过将移位寄存器与内存结合使用以存储整个访问路径的信息来实现的。建立了解码器的现场可编程门阵列原型,并获得了在解码速度,误码率(BER)和缓冲区溢出率方面的实际硬件解码性能,并进行了比较。为了克服顺序解码器固有的解码延迟,提出了一种混合方案,包括简单的块代码和循环冗余校验,以限制顺序解码器必须执行的反向搜索操作的数量。结果,在保持相对于BER的比较解码性能的同时,实现了解码延迟和缓冲器溢出率的显着降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号