首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Analog and Digital Signal Processing >A Dual-Slope Phase Frequency Detector and Charge Pump Architecture to Achieve Fast Locking of Phase-Locked Loop
【24h】

A Dual-Slope Phase Frequency Detector and Charge Pump Architecture to Achieve Fast Locking of Phase-Locked Loop

机译:双斜率相位频率检测器和电荷泵架构,可快速锁定锁相环

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a dual-slope phase frequency detector and charge pump architecture to achieve fast locking of phase-locked loops is proposed and analyzed. The proposed topology is based on two tuning loops: a fine-tuning loop and a coarse-tuning loop. A coarse-tuning loop is used for fast convergence, and a fine-tuning loop is used to complete fine adjustments. The proposed phased-locked loop (PLL) circuit is designed based on the TSMC 0.35-μm 1P4M CMOS process with a 3.3-V supply voltage. HSPICE simulation show s that the lock time of the proposed PLL can be reduced over 82% in comparison to the conventional PLL. An experimental chip was implemented and measured. The measurement results show that the proposed PLL has fast locking properties.
机译:本文提出并分析了一种用于实现锁相环快速锁定的双斜率相位频率检测器和电荷泵架构。所提出的拓扑基于两个调整环:一个微调环和一个粗调环。粗调循环用于快速收敛,而微调循环用于完成微调。拟议的锁相环(PLL)电路是基于TSMC0.35-μm1P4M CMOS工艺和3.3V电源电压设计的。 HSPICE仿真显示,与传统PLL相比,所建议PLL的锁定时间可减少82%以上。实验芯片的实现和测量。测量结果表明,所提出的PLL具有快速锁定特性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号