首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Design techniques for a pipelined ADC without using a front-end sample-and-hold amplifier
【24h】

Design techniques for a pipelined ADC without using a front-end sample-and-hold amplifier

机译:不使用前端采样保持放大器的流水线ADC设计技术

获取原文
获取原文并翻译 | 示例

摘要

Design techniques for a low-power pipelined analog-to-digital converters (ADC) without using a front-end sample-and-hold amplifier are presented. Two sampling topologies are compared that minimize aperture error by matching the time constant between signal paths. A digital correction expansion technique is also presented for multibit ADCs, which further increases tolerance to aperture error. Elimination of the front-end SHA can save more than half of the ADCs static power dissipation.
机译:提出了不使用前端采样保持放大器的低功耗流水线模数转换器(ADC)的设计技术。比较了两种采样拓扑,它们通过匹配信号路径之间的时间常数来最小化孔径误差。还针对多位ADC提供了一种数字校正扩展技术,该技术进一步提高了对孔径误差的容忍度。消除前端SHA可以节省一半以上的ADC静态功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号