首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Noise figure optimization of inductively degenerated CMOS LNAs with integrated gate inductors
【24h】

Noise figure optimization of inductively degenerated CMOS LNAs with integrated gate inductors

机译:集成栅极电感的电感退化CMOS LNA的噪声系数优化

获取原文
获取原文并翻译 | 示例

摘要

This paper discusses noise figure optimization techniques for inductively degenerated cascode CMOS low-noise amplifiers (LNAs) with on-chip gate inductors. Seven different optimizations techniques are discussed. Of these, five new cases provide power match and balance the transistor noise contribution and the noise contribution from all parasitic resistances in the gate circuit to achieve the best noise performance under the constraints of integrated gate inductor quality factor, power consumption, and gain. Three of the power matched techniques (two power constrained optimizations and a gain-and-power constrained optimization) are recommended as design strategies. These three optimization techniques significantly improve the noise figures for LNA designs that are to employ on-chip gate inductors.
机译:本文讨论了带有片上栅极电感器的电感退化共源共栅CMOS低噪声放大器(LNA)的噪声系数优化技术。讨论了七种不同的优化技术。其中有五种新情况可提供功率匹配,并在集成栅极电感器品质因数,功耗和增益的约束下,平衡晶体管噪声和栅极电路中所有寄生电阻的噪声贡献,以实现最佳噪声性能。建议使用三种功率匹配技术(两种功率约束优化和增益和功率约束优化)作为设计策略。这三种优化技术显着改善了采用片上栅极电感器的LNA设计的噪声系数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号