首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Defect Tolerance Based on Coding and Series Replication in Transistor-Logic Demultiplexer Circuits
【24h】

Defect Tolerance Based on Coding and Series Replication in Transistor-Logic Demultiplexer Circuits

机译:晶体管逻辑多路分解器电路中基于编码和串联复制的容错能力

获取原文
获取原文并翻译 | 示例

摘要

We present a family of defect tolerant transistor-logic demultiplexer circuits that can defend against both stuck-ON (short defect) and stuck-OFF (open defect) transistors. Short defects are handled by having two or more transistors in series in the circuit, controlled by the same signal. Open defects are handled by having two or more parallel branches in the circuit, controlled by the same signals, or more efficiently, by using a transistor-replication method based on coding theory. These circuits are evaluated, in comparison with an unprotected demultiplexer circuit, by: 1) modeling each circuit's ability to tolerate defects and 2) calculating the cost of the defect tolerance as each circuit's redundancy factor R, which is the relative number of transistors required by the circuit. The defect-tolerance model takes the form of a function giving the failure probability of the entire demultiplexer circuit as a function of the defect probabilities of its component transistors, for both defect types. With the advent of defect tolerance as a new design goal for the circuit designer, this new form of performance analysis has become necessary.
机译:我们提出了一系列可容忍的晶体管-逻辑多路分解器电路,它们既可以防御接通(短路缺陷)晶体管也可以防御关断(开路缺陷)晶体管。短路缺陷可以通过在电路中串联两个或多个由相同信号控制的晶体管来处理。通过在电路中具有两个或多个平行分支,由相同信号控制或更有效地使用基于编码理论的晶体管复制方法,可以处理开放缺陷。与无保护的多路分解器电路相比,通过以下方法对这些电路进行评估:1)对每个电路的容错能力进行建模,以及2)计算缺陷容忍度的成本作为每个电路的冗余因子R,即冗余电路所需的晶体管的相对数量。电路。对于两种缺陷类型,缺陷容忍模型采用函数的形式,该函数给出整个多路分解器电路的故障概率与其组件晶体管的缺陷概率有关。随着缺陷容限的出现作为电路设计者的新设计目标,这种新形式的性能分析已成为必要。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号