首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Analysis and Design Techniques for Supply-Noise Mitigation in Phase-Locked Loops
【24h】

Analysis and Design Techniques for Supply-Noise Mitigation in Phase-Locked Loops

机译:锁相环中降低电源噪声的分析和设计技术

获取原文
获取原文并翻译 | 示例

摘要

Supply noise affects the jitter performance of ring oscillator-based phase-locked loops (PLLs) significantly. While the focus of much of the prior art is on supply noise in oscillators, this paper illustrates that supply noise in other building blocks also contribute significantly to PLL output jitter. Analytical expressions for supply-noise sensitivities are derived for each of the circuit blocks used in the PLL and insight into the mechanism through which supply noise appears at the PLL output is provided. Efficient supply-regulation schemes that combine a split-tuned PLL architecture with an optimized low-dropout regulator to achieve better than $-22~{rm dB}$ of worst case supply-noise sensitivity for the whole PLL are presented. Fabricated in a $0.18~mu{rm m}$ digital CMOS process, the prototype PLL occupies an area of $0.18~mu{rm m}$ and operates from a 1.8 V supply. At 1.5 GHz, the total power consumption is 3.3 mW, of which 0.54 mW is consumed in the regulators. The measured output peak-to-peak jitter is 33 ps and 41 ps with no supply noise and with a 100-mV amplitude supply noise tone injected at the worst case noise frequency, respectively.
机译:电源噪声会严重影响基于环形振荡器的锁相环(PLL)的抖动性能。尽管许多现有技术的重点是振荡器中的电源噪声,但本文说明,其他构件中的电源噪声也对PLL输出抖动产生重大影响。针对PLL中使用的每个电路模块,得出了电源噪声敏感度的解析表达式,并深入了解了电源噪声出现在PLL输出端的机制。提出了一种有效的电源调节方案,该方案将分离调谐的PLL架构与优化的低压差调节器相结合,可以使整个PLL的最坏情况下的电源噪声灵敏度提高到-22美元。原型PLL采用0.18μm的数字CMOS工艺制造,占地0.18μm的面积,并采用1.8 V电源供电。在1.5 GHz时,总功耗为3.3 mW,其中在稳压器中消耗了0.54 mW。测得的输出峰峰值抖动为33 ps和41 ps,没有电源噪声,并且在最坏情况下的噪声频率下注入了100 mV幅度的电源噪声音。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号