首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Output-Capacitor-Free Adaptively Biased Low-Dropout Regulator for System-on-Chips
【24h】

Output-Capacitor-Free Adaptively Biased Low-Dropout Regulator for System-on-Chips

机译:用于片上系统的无输出电容的自适应偏置低压降稳压器

获取原文
获取原文并翻译 | 示例
           

摘要

A high-precision low-voltage adaptively biased (AB) low-dropout regulator (LDR) with extended loop bandwidth is proposed. The multistage output-capacitor-free LDR is stabilized by Miller compensation and Q-reduction techniques to reduce the required minimum load current. Adaptive biasing is achieved by using direct current feedback from a simple current mirror. The dynamics of both the main feedback loop (MFL) and the adaptive biasing loop are thoroughly analyzed. Tradeoffs between the adaptive biasing factor and the MFL stability are discussed. The AB LDR is designed using a standard 0.35- $muhbox{m}$ CMOS technology ( $V_{tn} approx 0.52 hbox{V}$ and $V_{tp} approx -0.72 hbox{V}$). The output is 1.0 V, which delivers a maximum current of 100 mA. The minimum input voltage is 1.2 V, and the minimum load current required is reduced to 50 $muhbox{A}$ . Extensive simulation results verify that the proposed LDR achieves high loop bandwidth, fast line and load transient responses, high power supply rejection, and low output impedance.
机译:提出了一种具有扩展环路带宽的高精度低压自适应偏置(AB)低压降稳压器(LDR)。多级无输出电容器的LDR通过Miller补偿和Q减小技术得以稳定,以减少所需的最小负载电流。通过使用来自简单电流镜的直流反馈来实现自适应偏置。对主反馈环路(MFL)和自适应偏置环路的动力学进行了全面分析。讨论了自适应偏置因子和MFL稳定性之间的权衡。 AB LDR使用标准的0.35- $ muhbox {m} $ CMOS技术($ V_ {tn}约0.52 hbox {V} $和$ V_ {tp}约-0.72 hbox {V} $)设计。输出为1.0 V,最大输出电流为100 mA。最小输入电压为1.2 V,所需的最小负载电流降至50 $ muhbox {A} $。大量的仿真结果验证了所提出的LDR具有较高的环路带宽,快速的线路和负载瞬态响应,较高的电源抑制比和较低的输出阻抗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号