...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Low-Cost VLSI Architecture for Fault-Tolerant Fusion Center in Wireless Sensor Networks
【24h】

A Low-Cost VLSI Architecture for Fault-Tolerant Fusion Center in Wireless Sensor Networks

机译:无线传感器网络中容错融合中心的低成本VLSI架构

获取原文
获取原文并翻译 | 示例
           

摘要

A fault-tolerant distributed decision fusion in the presence of sensor faults via collaborative sensor fault detection (CSFD) was proposed in our previous research . The scheme can identify the faulty nodes efficiently and improve the performance of the decision fusion significantly. It achieves very good performance at the expense of such extensive computations as exponent and multiplication/division in the detecting process. In many real-time WSN applications, the fusion center might be implemented in an ASIC and included in a standalone device. Therefore, a simple and efficient decision fusion scheme requiring lower hardware cost and power consumption is extremely desired. In this paper, we propose the approximated collaborative sensor fault detection (ACSFD) scheme and its VLSI architecture. Given the low circuit complexity, it is suitable for hardware implementation. The ACSFD circuit contains 9265 gates and requires a core size of 368 × 358 ¿m2 by using TSMC 0.18 ¿m cell library. It can operate at a clock rate of 102 MHz with a power consumption of 2.516 mW. Simulation results indicate that ACSFD performs better in fault tolerance than the conventional approach.
机译:在我们以前的研究中,提出了一种通过协作传感器故障检测(CSFD)在传感器故障存在下的容错分布式决策融合。该方案可以有效地识别故障节点,并显着提高决策融合的性能。它在检测过程中以诸如指数和乘法/除法之类的大量计算为代价实现了非常好的性能。在许多实时WSN应用中,融合中心可能在ASIC中实现,并包含在独立设备中。因此,非常需要一种要求较低硬件成本和功耗的简单有效的决策融合方案。在本文中,我们提出了近似协作传感器故障检测(ACSFD)方案及其VLSI架构。由于电路复杂度低,因此适合硬件实施。 ACSFD电路包含9265个门,通过使用TSMC 0.18μm单元库,需要核芯大小为368×358×m2。它可以以102 MHz的时钟速率工作,功耗为2.516 mW。仿真结果表明,ACSFD的容错性能优于传统方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号