首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Analysis of Power Consumption and Linearity in Capacitive Digital-to-Analog Converters Used in Successive Approximation ADCs
【24h】

Analysis of Power Consumption and Linearity in Capacitive Digital-to-Analog Converters Used in Successive Approximation ADCs

机译:逐次逼近型ADC中使用的电容式数模转换器的功耗和线性度分析

获取原文
获取原文并翻译 | 示例

摘要

Successive-approximation analog-to-digital converters (SA-ADCs) are widely used in ultra-low-power applications. In this paper, the power consumption and the linearity of capacitive-array digital-to-analog converters (DACs) employed in SA-ADCs are analyzed. Specifically, closed-form formulas for the power consumption as well as the standard deviation of INL and DNL for three commonly-used radix-2 architectures including the effect of parasitic capacitances are presented and the structures are compared. The proposed analysis can be employed in choosing the best architecture and optimizing it in both hand calculations and computer-aided-design tools. Measurement results of previously published works as well as simulation results of a 10-bit 10 kS/s SA-ADC confirm the accuracy of the proposed equations. It will be shown that, in spite of what commonly is assumed, although the total capacitance and the power consumption of those architectures employing attenuating capacitors seem to be smaller than conventional binary-weighted structures, the linearity requirements impose much larger unit capacitance to the structure such that the entire power consumption is larger.
机译:逐次逼近型模数转换器(SA-ADC)广泛用于超低功耗应用中。本文分析了SA-ADC中采用的电容阵列数模转换器(DAC)的功耗和线性度。具体来说,给出了三种常用的radix-2架构(包括寄生电容的影响)的功耗以及INL和DNL的标准偏差的闭式公式,并对结构进行了比较。建议的分析可用于选择最佳架构,并在人工计算和计算机辅助设计工具中对其进行优化。先前发表的作品的测量结果以及10位10 kS / s SA-ADC的仿真结果证实了所提出方程的准确性。可以看出,尽管通常假设,但采用衰减电容器的那些架构的总电容和功耗似乎比传统的二进制加权结构要小,但线性要求却给该结构带来了更大的单位电容这样整个功率消耗就更大。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号